Title: Noise Canceling in 1D Data: Presentation
1Mar 28rd, 2005 Chip Level Layout 2
Noise Canceling in 1-D Data Presentation 10
Seri Rahayu Abd Rauf Fatima Boujarwah Juan
Chen Liyana Mohd Sharipp Arti Thumar
M2
Project Manager Bobby Colyer
Overall Project Objective Implementing Noise
Cancellation Algorithm in Hardware
2Status
- Design proposal (Done)
- Architecture proposal (Done)
- Size Estimates and Floorplan (Done)
- Gate Level Design
- - Schematics (Done)
- To be done
- Layout (93)
- Spice simulation (85)
3Design Decisions
- Redesigned the bottom fpAdder to better fit the
new floorplan. - Changed the wiring of the inputs and outputs of
the toplevel registers and muxes.
4Previous Floorplan
5New and Improved Floorplan
6Layer Masks - Poly
7Layer Masks - Metal 1
8Layer Masks Metal 2
9Layer Masks Metal 3
10Layer Masks Metal 4
11The Chip
- Dimension
- Width 377.19µ
- Height 303.3450µ
- Area 114418.701µ²
- Transistor count 25859
- Density 0.226 trans/µ²
- Aspect ratio 1 1.24
12Floating Point Multiplier
13 10-bit Wallace Tree Multiplier
20 bit output
2 10-bit inputs
14Side components of the Multipliers
Output
Side
Center
Inputs
15fpMult Simulation Results (Extracted RC)
Bits 8-15
16Simulation Results (Schematics with Load Caps)
Bits 8-15
17Floating Point Adder
18fpAdder Components
19AlignShift Simulation Results (ExtractedRC)
20Registers
2116 bit Register Simulation Results (ExtractedRC)
2216 bit Register Simulation Results (Schematic)
2316-bit 2-1 Mux
24Simulation Results (ExtractedRC)
25Simulation Results (Schematics with Load)
26ROM
27Simulation Results (Schematics with Load)
28ROM Analysis
- Rise Time 672.21 ps
- Fall Time 620.4 ps
29