Title: Double Data Rate SDRAM
1Double Data Rate SDRAM The Next Generation
- An overview of the industry roadmap for main
system memory technology, and details on DDR
which represents the latest state of the art for
SDRAM. We will cover - The industry standards process for product
definition - The evolution of main memories
- Comparing DDR to SDRAM
- DDR configuration options applications
- Design tricks for DDR systems
- Whats next for main memory?
2The JEDEC Standards Process
3The JEDEC Standards Process
- JEDEC is a non-profit standards organization
- 265 member companies from all over the world
- Suppliers users and even competitors
- Working together to expand the market
4How standards get done
- Any company presents a market need
- Interested companies form a Task Group
- TG does development, submits ballot to committee
- Feedback from voting incorporated into spec
- The new standard is published
- Task Group reforms as needed for enhancements
5Industry Evolution from SDRAM to DDR
6Main Memory DRAM Evolution
4800MB/s
MainstreamMemories
DDR II
2100MB/s
DDR
1000MB/s
400MB/s
Simple,incrementalsteps
320MB/s
7Cost remains constant
- The top three factors driving memory evolution
- Cost
- Cost
- Cost
- The price of memory has remained essentially
constant - Each incremental enhancement must come for free
- Free means similar evolution of costs
- Direct die size, packaging, testers, licensing
- Indirect PCB complexity, heat sinks, support
components - 2x indirect dummy continuity boards
8What is DDR?
- Internally, DDR is an SDRAM with ping pong
registers - Data is posted on rising and falling edges of the
clock - Commands still sampled on rising edge
9How Different is DDR?
- Simple upgrade from SDRAM designs
- Same PCB characteristics 60 ? ? 6 ?
- Same RAS/CAS command set
- A few evolutionary improvements
- Low voltage swing I/O
- Differential clocks
- Source synchronous data strobe
10DDR low voltage signaling
DDR
- SSTL_2 low voltage swing inputs
- 2.5V I/O with 1.25V reference voltage
- Low voltage swing with termination
- Rail to rail if unterminated
11DDR Differential Clocks
- Route differential clocks on adjacent traces
- Timing is relative to crosspoint
- Helps insure 50 duty cycle
12DDR Read Timing Data delivered on both edges of
CK
- Data valid on rising falling edges
- Data Strobe DQS travels with data
- DLL aligns data to clock edges
13Emphasis on Matched
- DM/DQS loading identical to DQ
- Route as independent 8 bit buses
14Combining 8 bit buses into internal bus width
DQ
DQS
DQS
DQS
DQ
DQ
DM
DM
DM
8
8
8
Clocked in memory time domain
Internal Memory FIFO
Clocked in controller time domain
- Each byte samples using DQS as input strobe
- Input buffers capture one odd and one even byte
- Commit to FIFO on controller clock
15DDR Configuration Options for Different
Applications
16DDR Configurations
DIMM
TSOP
TQFP
SO-DIMM
17DDR Configurations, Chips
- 66 pin TSOP-II
- Inexpensive high volume plastic package
- Compatible pinout for X4, X8, X16
- 64Mb to 512Mb 1Gb in development
- 100 pin TQFP
- Inexpensive high volume plastic package
- X32 configuration
- 64Mb and 128Mb
18DDR Configurations, Modules
- Desktop Server
- 184 pins, 5.25 long
- X64 or X72 (ECC)
- 64MB to 2GB
- Mobile Small Form Factor Þ
- 200 pins, 2.7 long
- X64 or X72 (ECC)
- 32MB to 512MB
19DDR Unbuffered DIMM
DDRSDRAM
DDRSDRAM
DDRSDRAM
DDRSDRAM
Data
Data
Data
Data
Address
- Least expensive module
- Limits number of loads supportable
- Address bus hits all DDR SDRAMs
- Fastest access time
20DDR Registered DIMM
DDRSDRAM
DDRSDRAM
DDRSDRAM
DDRSDRAM
Register
Data
Data
Data
Data
Address
- Doubles density of each module orhalves number
of address buses needed - Address bus latched before going to DDR SDRAMs
- Access time increased by one clock
21DDR Tips and Tricks for Power Management
22Power Management
23Power DDR vs SDRAM
DDR-266 3X
DDR-333 2.6X (est)
PC-100 1X
PC-133 0.8X
24Whats next for DDR?
25Next Enhancing DDR from 266 to 333 MHz data rate
- Qualification of DDR333 under way
- Possibly different DDR SDRAM packages for each
solution - Unbuffered DIMM FBGA
- Registered DIMM TSOP
- SO-DIMM TSOP
- Point to point TSOP
26Next Small Packages
- FBGA
- Lower inductance
- Lower capacitance
- Smaller footprint
- Tighter layouts enabled
Details Package size 104 mm2 54
smaller Inductance 1.7nH lower Inductance
variation, pin to pin 3X less Capacitance 0.5pF
lower Performance gain 300ps of data valid time
27Next DDR FET Switched DIMM
DDRSDRAM
DDRSDRAM
DDRSDRAM
DDRSDRAM
Register
FET
FET
FET
FET
Data
Data
Data
Data
Address
- Quadruples density of each module ordoubles
number of DIMM slots - Address bus latched before going to DDR SDRAMs
- Data bus sees a single load per slot
- Additional bus turnaround latency
28Next DDR MicroDIMM
- Half the size of the DDR SO-DIMM
- Half the capacity if using TSOP or
- Same capacity if using FBGA
- Target markets
- PDAs
- Internet appliances
- Subnotebook computers
29Next DDR II
- Work well under way on DDR II
- Double the speed
- Lower power
- Migration path from DDR I
- Same controller can use DDR I and DDR II
- Compatible process technologies
30Conclusions
- DDR is a result of collaboration between many
companies - Cost drives incremental evolutionary steps
- DDR is a simple evolution of SDRAM technology
- Configuration options available for different
applications - Use tricks and techniques to exploit DDRs
features - The future of DDR is in evolutionary steps