Title: The D Silicon Track Trigger
1The DØ Silicon Track Trigger
- Introduction
- Design
- Status
- Schedule
- Wendy Taylor
- SUNY Stony Brook
- DØ Oklahoma Workshop
- July 8, 2002
2Physics Motivation
- Increase inclusive production yield six-fold
with low enough threshold to see signal
- Control sample for b-jet energy calibration,
mass resolution, b trigger and tagging
efficiencies - Top quark physics
- Factor of 2 improvement in top mass resolution
due to improved jet energy scale calibration - Heavy resonances for Higgs searches
- Double trigger efficiency for
by rejecting QCD gluons and light-quark jets - -quark physics
- Lower pT threshold on single lepton and dilepton
triggers ( , Bs mixing, etc.) - Increase yield by 50 (CP
violation)
3DØ Trigger System
4STT Overview
?1-mm road
CFT A layer
CFT H layer
SMT barrels
5STT Design Expectations
- STT latency of 50 ?s
- Impact parameter resolution of 35 ?m
- 30-?m beam spot
- 15-?m impact parameter resolution
- Momentum resolution dependent on pT but a factor
of 2 improvement over L1CTT predicted
6Contributing Institutions
- Boston University
- U. Heintz, M. Narain, L. Sonnenschein (PD), J.
Wittlin (PD), K. Black (GS), S. Fatakia (GS), A.
Zabi (GS), E. Hazen (Eng), S. Wu (Eng) - Columbia University
- H. Evans, G. Steinbrück (PD), T. Bose (GS), A. Qi
(Eng) - Florida State University
- H. Wahl, H. Prosper, S. Linn, T. Adams, B. Lee
(PD), S. Tentindo Repond (PD), S. Singupta (GS),
J. Lazoflores (GS) - SUNY Stony Brook
- J. Hobbs, W. Taylor (PD), H. Dong (GS), C.
Pancake (Eng), B. Smart (Eng), J. Wu (Eng)
7STT Design
L2 Global
L2 Global
L1CTT
CPU
spare
SBC
STC
STC
STC
STC
STC
STC
FRC
STC
STC
TFC
TFC
STC
spare
spare
spare
terminator
spare
terminator
6 Identical Crates with 1 Fiber Road Card 9
Silicon Trigger Cards 2 Track Fit Cards
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
20
19
18
17
21
Sector 1
Sector 2
8Motherboard Design
- Boston University
- 9Ux400 mm VME64x-compatible
- 3 33-MHz PCI busses for on-board communications
- Data communicated between cards via
point-to-point links (LVDS) (LTB and LRB cards) - Control signals sent over backplane using
dedicated lines - VME bus used for Level 3 readout and
initialization/monitoring
9Fiber Road Card (FRC) Design
- Columbia University
- Receives tracks from the Level 1 CTT trigger (via
a VTM) and transmits this information to the
other cards - Communicates with the trigger framework via an
SCL receiver card on motherboard and broadcasts
any control signals to the other cards - Handles buffering and readout to Level 3 via
Buffer Controller (BC) daughter cards on each
motherboard - FRC logic implemented in 6 FPGAs
10Fiber Road Card Design
FRC
Link Transmitter Board
Buffer controller
Link Receiver Board
11Silicon Trigger Card (STC) Design
- Boston University
- Performs SMT clustering and cluster-road matching
- Neighbouring SMT hits (axial and stereo) are
clustered using an FPGA programmed in VHDL - Use 5 strips for centroid
- Each STC processes 8 HDI inputs simultaneously
- Axial clusters are matched to 1mm-wide roads
around each CFT track via precomputed LUT - Bad strips are masked (LUT)
- Pedestals/gains are calibrated (chip-by-chip
LUTs)
12Silicon Trigger Card Design
Road LUT
FPGA
13Track Fit Card (TFC) Design
- SUNY Stony Brook
- Performs final SMT cluster filtering and track
fitting - Eight DSPs each receive 2 CFT hits and axial SMT
clusters in road defined by CFT track - Lookup table used to convert hardware to physical
coordinates - C program on DSP selects clusters closest to road
center at each of 4 layers and performs a
linearized track fit using
precomputed matrix elements stored in on-board
LUT - Allows tracks with hits on only 3 SMT layers for
improved efficiency - Output to L2CTT via Hotlink cards
14Track Fit Card Design
Matrix LUT
Coordinate Conversion LUT
Hotlink Card
DSP
15Initialization and Monitoring
- Florida State University and Boston University
- PowerPC crate controller
- Initializes STT cards at power-up
- Downloads lookup tables and DSP code to STT cards
- Existing test-mode uses Python conversion to C
for final system ongoing - EPICS STT board support package
- Downloads via COMICS trigger initialization
parameters - Gathers information from cards for monitoring
purposes - Under development expect completion by late July
16L2STTCTTWorker
- Boston University
- Online package that receives L2 STT output
information - Formats and orders it appropriately
- Stage 1 Ordered by impact parameter significance
- Stage 2 Ordered by pT
- Transmits it to L2 Global for final L2 decision
- Code under development
- Expect it to be operational by late August
17STT Trigger Simulator
- Florida State University and SUNY Stony Brook
- Stand-alone package is available (tsim_l2stt)
- Exact DSP fitting code used in tsim_l2stt
- Some ongoing development to improve the emulation
of the hardware/firmware - Will be integrated into d0trigsim by end of July
- Has been instrumental in developing the fitting
algorithm
18Impact Parameter Resolution
50 GeV/c muons, No beam spot
? 20 ?m
19Impact Parameter Measurement
20Hardware Status
- Prototypes of all boards in hand
- Hardware design complete
- Production status (460 boards)
- 35 complete
- 50 in progress
- 15 evaluating preproduction samples
- Firmware debugging in progress
- Integration tests ongoing
21Integration Tests
- LTB ? LRB 6x1015 bits transferred without
errors - Hotlink ? MBT 3x1010 bits transferred without
errors - Used fake data sender (tracks to FRC and hits to
STC) to verify FRC ? STC, FRC ? TFC and STC ? TFC
transfers - FRC ? BC and TFC ? BC communications tested, STC
? BC ongoing - Continue FRC ? STC ? TFC test with fake data
sender - Test FRC ? STC ? TFC chain with fake AFE CTT
track in time with real SMT data
22Schedule
- now August Integration
- communication with L1CTT, SCL, SBC
- rack configuration complete
- board production continuing
- September complete 30 sector
- parasitic operation
- full track reconstruction
- output to L3 and private DAQ for L2
- October production complete
- installation during shutdown
- November commissioning of full STT
23Run 2B Silicon Track Trigger
- Run 2B SMT detector has 6 layers
- Run 2B STT can process hit information from 5
layers - Achieved by doubling the number of Track Fit
Cards in each crate
24Hardware Status (backup)
- Prototypes of all boards in hand
- Hardware design complete
- Integration/Firmware debugging in progress
- Production Status (460 boards)
- 35 complete
- 50 in progress
- 15 (72) Motherboards working, expect remaining by
mid-September - 30 link receivers/transmitters each assembled.
Remaining expected by late August - 30 Hotlink transmitters almost fully assembled
25Logic Card Status (backup)
- 10 FRCs assembled, 9 working, 6 reqd spares
- 91 Buffer Controllers assembled, 73 working, 72
reqd spares - 7 STCs assembled, 3 working, 54 reqd spares
- Once BGA mount problems are solved (select
capable vendor) will go into production - 11 TFCs assembled, 7 working, 12 reqd spares
- 3 in rework, 4 new boards sent to new vendor
26Efficiency vs Rejection (backup)
Signal ZH sample Background QCD, pTgt10, 20,
40, 80, 160 GeV/c merged
No cuts defines efficiency rejection 1
Cut on largest IP significance in event (good
tracks)