Title: FM Transmitter
1FM Transmitter
2FM Modulation using VCO
1
fout
Vin
- Free Running Frequency of VCO
Corresponding DC bias
- Gain of VCO
3Block Diagram
PA
?
VCO
Input
DC Bias Vcc/2
4Chipset
- 4046 Phase-Locked Loop
- LM7171 Wide-Band Power Amplifier
- 741 Op Amp
54046 PLL
Only use the VCO
64046 VCO Characteristic
C1gt100pF
7Schematic
8PCB Layout Considerations
- The signal traces should be short and wide to
lower the impedance. - The width of the signal traces has to satisfy
current driving capacity. - Any used board area should be shorted to ground
to reduce AC noise. - Sockets and pads will induce extra capacitance,
so components should be directly soldered to
board. - Surface mount components are preferred over
discrete ones for less lead inductance.
9PCB Layout
10Measured Results
- Carrier Frequency 15MHz
- Bandwidth Controllable
- Output Power 500mW
11FM Receiver
12FM Demodulation using PLL
2
PFD
LF
Ve
?in
VCO
13Loop Filter Design
3
14VCO Design
- VCO free running frequency Carrier Frequency
- VCO Frequency Range is no smaller than Bandwidth
- Large VCO gain will increase PLL natural
frequency ?n and thus improves PLL tracking
capability
15Block Diagram
LNA
Amp
PFD
LF
BPF
VCO
16Chipset
- 4046 PLL
- CLC425 Wide-band LNA
174046 PLL
18Schematic
19PCB Layout
20Superheterodyne FM Receiver
21Block Diagram
IF Amp IF Filter
Input Matching
Mixer
Amp
FM Demodulator
LO
22Chipset
- TDA7000 FM Radio
- LM3875 Audio Power Amplifier
23TDA7000
4
24IF Filter
25Quadrature Demodulator
Vout
fin
26IF Harmonic Distortion
IF70kHz
27IF Distortion Suppression
FLL
28Correlator
To suppress interstation noise
- Not Modulated
- Lightly Modulated
- Heavily Modulated
29Schematic
30PCB Layout
31Monolithic FSK Transmitter
5
32Block Diagram
33Inverter
34NAND 2 Input
35NAND 3 Input
36NAND 4 Input
37NOR 2 Input
38XOR
39Transmission Gate
40Edge-Triggered D Flip-Flop
41D Flip-Flop with CLEAR
42Voltage Comparator
438-to-3 Encoder
44A/D Converter
45Parallel-Serial Shift Register
46Phase-Frequency Detector
47VCO
48Dual Modulus Prescaler
6
49Output Driver
To drive capacitive load with minimum delay
50Capacitor Driving Capability
CL100p
f50MHz
51Synthesizer
52Synthesizer Response
53ADC and SR Response
54Chip Layout
55Digital Switching Noise
7
56Noise Mechanism
- Digital switching injects current into substrate
through various kinds of capacitance, which
propagates through the substrate and affects
analog circuits. - Digital switching draws current from power
supply rail with impedance and thus creates
voltage drop on power supply rail.
57Digital Switching Noise in PLL
- PLL is a typical mixed-signal integrated circuit
PFD
LF
VCO
Noise Coupling
/N
58Simulation Results
Error Voltage
VCO output
59Noise Reducing Techniques
- Use Differential Topology
- Separate Power Supply Rails
- Use guard rings
- Multi-chip Module
- Heterogeneous integration
60Test Structure 1
PFD
LF
VCO
/N
All building blocks share power supply rails
61Chip Layout 1
62Test Structure 2
PFD
LF
VCO
/N
The counter uses separate power supply rails
63Chip Layout 2
64Test Structure 3
PFD
LF
VCO
/N
- The counter uses separate power supply rails
- The PFD and VCO are shielded and ring guarded
65Guard Ring
p
p
Sink the coupling
P-type Substrate
66On-Chip Shielding
Metal 3
Radiation
ICs
Via2
Via1
Contact
Ohmic Contact
67Chip Layout 3
68Test Structure 4
PFD
LF
VCO
/N
- The counter uses separate power supply rails
- Use guard rings around PFD and VCO
- Implement LC VCO
69LC VCO
Lower Phase Noise than Ring Oscillator
70Oscillator Basics
- Positive feedback of 2n? phase shift
- Unity loop gain
8
- Tank Loss
- Phase noise is reverse proportional to Q
71Chip Layout
72Electromagnetic Coupling
73Microstrip Line Coupling
3
4
L
W
S
2
1
9
74Electric Field Distribution
Odd Mode
Even Mode
75Impedance Matrix
Zoe - even mode characteristic impedance Zoo -
odd mode characteristic impedance
? - propagation constant
76Different Configurations
Low Pass
Band Pass
Band Pass
Band Pass
77Experiment Setup
78Results
The coupling depends on L, W, S, and ?
79Integrated Inductor Coupling
- Coupling between integrated spiral inductors
- Coupling from spiral inductors to transistors
10
802.5D Integrated Inductor
11
81Interference Effects on PLL Performance
12
82References
- Jerry D. Gibson, Principles of Digital and Analog
Communications - Floyd M. Gardner, Phaselock Techniques
- Roland E. Best, Phase-Locked Loops Theory,
Design, and Applications - W.H.A. Van Dooremolen and M. Hufschmidt, A
complete FM radio on a chip - R. Jacob Baker, Harry W. Li, David E. Boyce, CMOS
Circuit Design, Layout, and Simulation - J. Navarro Soares and W.A.M. Van Noije, A 1.6-GHz
Dual Modulus Prescaler Using the Extended
True-Single-Phase-Clock CMOS Circuit Technique,
IEEE Journal of SSCC, Vol.34, No.1, Jan 1999 - Patrik Larsson, Measurements and Analysis of PLL
Jitter Caused by Digital Switching Noise, IEEE
Journal of SSCC, Vol.36, No.7, July 2001 - Dan H. Wolaver, Phase-Locked Loop Circuit Design
- E.M.T.Jones and J.T.Bolljahn, Coupled-Strip-Transm
ission-Line Filters and Directional Couplers, IRE
Trans on Microwave Theory and Techniques, 1956 - A.O.Adan, M.Fukumi, K.Higashi, T.Suyama,
M.Miyamoto, M.Hayashi, Electromagnetic Coupling
Effects in RFCOMS Circuits, 2002 IEEE MTT-S
Digest - Jaime Aguilera and Joaquin De No, A Guide for
On-Chip Inductor Design in a Conventional CMOS
Process for RF Application - Murat F. Karsi, William C. Lindsey, Effects of CW
Interference on Phase-Locked Loop Performance,
IEEE Trans on Comm, Vol.48, No.5, May 2000