NOvA%20Front%20End%20Board - PowerPoint PPT Presentation

About This Presentation
Title:

NOvA%20Front%20End%20Board

Description:

NOvA Front End Board v3 Functionality Review and Status update Harvard University Nathan Felt, John Oliver, Sarah Harder FEB v3 Data Flow FEB v3 Integrate 32 APD ... – PowerPoint PPT presentation

Number of Views:153
Avg rating:3.0/5.0
Slides: 19
Provided by: fna62
Category:
Tags: 20board | 20end | 20front | nova

less

Transcript and Presenter's Notes

Title: NOvA%20Front%20End%20Board


1
  • NOvA Front End Board
  • v3
  • Functionality Review and Status update
  • Harvard University
  • Nathan Felt, John Oliver, Sarah Harder

2
FEB v3 Data Flow
FNAL DCM
APD Carrier
FEB v3.0
FNAL ASIC
CERN quad ADC
FPGA
TECC
3
FEB v3
  • Integrate 32 APD Channels (FNAL ASIC)?
  • Digitize each signal every 500ns (CERN quad ADC)?
  • DSP using Matched filtering and other techniques
  • Sparsification of data using individually set
    thresholds.
  • Send Magnitude and Timestamp information to DCM
    via a serial LVDS link
  • Interface to ADC/DAC used by TECC

4
USB Spy
  • Separate board used for testing and debug to
    provide DCM functionality
  • Communication with board _at_ 100 Mbps data rate
  • FPGA configuration PROM

5
Testing
  • Spy board communication verified
  • Firmware modified for new board, new ASIC, and
    USB Spy board
  • v2 of ASIC includes many parameters that
    programmed through the FPGA
  • Each of the 32 channels has a 5 bit programmable
    offset to move the baseline and maximize ADC
    range

6
Baseline ADC vs ASIC Offset
7
Initial Temperature Test
  • 3.5w
  • 2 Hours
  • Basic Readout Functionality
  • No TECC
  • USB Chip in box

8
Initial Temperature Test
9
DSOscilloscope mode
10
DSOscilloscope Mode
11
Histogram
12
Correlation Matrix
13
Correlation Matrix
14
FFT
15
FFT
16
Power Requirements
  • FEB v2 was measured to consume 2.5w whereas v3
    was measured to consume 3,5w.
  • FPGA on v3 is a larger part, the final version
    might fit into a smaller part.
  • Spartan 6 parts are less expensive, use less
    power and have hard resources better suited to
    our DSP requirements.
  • The power was measured with only the basic
    readout functionality.

17
What's Next
  • Charge injection testing
  • Quantify Baseline Noise
  • Test location of TECC grounding on FEB
  • Light injection with APD
  • verify sleepy channels are no longer a problem
  • Integration with DCM

18
What's Next
  • DAQ Testing software
  • GUI
  • Compiled versions
  • FPGA Functionality
  • DCM Communication
  • DSP Filter algorithms
  • ASIC/TECC Slow Control
Write a Comment
User Comments (0)
About PowerShow.com