Title: Week 10a
1Week 10a Introduction to Semiconductors and
Diodes
Whats different about semiconductors? What are
holes in a semiconductor? Whats a p-type and
whats an n-type semiconductor? Whats a pn
diode and what is its I-V characteristic? How
can I use diodes? How can I convert 120-volt
AC to a few volts DC for my end-of-term
music system project? How are semiconductor
devices such as diodes, field- effect
transistors and integrated circuits made?
2What is a Semiconductor?
- Low resistivity gt conductor
- High resistivity gt insulator
- Intermediate resistivity gt semiconductor
- Generally, the semiconductor material used in
integrated-circuit devices is crystalline - In recent years, however, non-crystalline
semiconductors have become commercially very
important
polycrystalline amorphous crystalline
3(No Transcript)
4Semiconductor Materials
Elemental Compound
5(No Transcript)
6Electronic Properties of Si
- ? Silicon is a semiconductor material.
- Pure Si has relatively high resistivity at room
temperature. - ? There are 2 types of mobile charge-carriers in
Si - Conduction electrons are negatively charged.
- Holes are positively charged. They are an
absence of electrons. - ? The concentration of conduction electrons
holes - in a semiconductor can be affected in several
ways - by changing the temperature
- by adding special impurity atoms (dopants)
- by applying a high electric field
- by irradiation with high-energy particles
7Conduction Electrons and Holes
2-D representation
When an electron breaks loose and becomes a
conduction electron, a hole is also created.
Note A hole (along with its associated positive
charge) is mobile!
8Definition of Parameters
- n number of mobile electrons per cm3
- p number of holes per cm3
- ni intrinsic carrier concentration (/cm3)
- In a pure semiconductor,
- n p ni
9The pn Junction Diode
Schematic diagram
Circuit symbol
ID
p-type n-type
net donor concentration ND
net acceptor concentration NA
VD
cross-sectional area AD
Physical structure (an example)
ID
VD
metal
SiO2
SiO2
p-type Si
For simplicity, assume that the doping profile
changes abruptly at the junction.
n-type Si
metal
10Water Model of Diode Rectifier
Simplistic view of why a pn-diode conducts
differently in forward and reverse bias When
the p side is made positive with respect to the n
side (forward bias), the positively charged holes
move toward the negatively charged electrons, and
they recombine. Then more carriers flow in from
the contacts. In reverse bias, the holes and the
electrons move away from each other, leaving no
mobile carriers in the middle hence, the diode
has an insulator in its middle region and no
current flows through.
Simplistic
11Summary pn-Junction Diode I-V
- Under forward bias, current increases
exponentially with increasing forward bias - Under reverse bias, a potential barrier in the
middle of the junction is increased, so that
negligible carriers flow across the junction
The net result is an I-V curve that looks like
this, with typically nA currents in the reverse
direction (VD lt 0), and mA or more in the
forward direction (VD gt 0)
0.7 V for Si
12Ideal Diode Model of pn Diode
Circuit symbol
I-V characteristic
Switch model
ID (A)
ID
ID
VD
VD
forward bias
reverse bias
VD (V)
- An ideal diode passes current only in one
direction. - An ideal diode has the following properties
- when ID gt 0, VD 0
- when VD lt 0, ID 0
- Diode behaves like a switch
- closed in forward bias mode
- open in reverse bias mode
13Large-Signal Diode Model
Circuit symbol
I-V characteristic
Switch model
ID (A)
ID
ID
VD
VD
?
Vturn-on
forward bias
reverse bias
VD (V)
Vturn-on
For a Si pn diode, Vturn-on ? 0.7 V
RULE 1 When ID gt 0, VD Vturn-on RULE 2 When
VD lt Vturn-on, ID 0
- Diode behaves like a voltage source in series
with a switch - closed in forward bias mode
- open in reverse bias mode
14Application Example Rectification using the
ideal diode
model
vs(t)
vR(t)
?
vs(t)
C
R
t
vR(t)
t
15Converting AC to DC Using a full-wave diode
rectifier circuit
(used in the music system end-of-term project)
The 201 turns ratio transformer here reduces the
rms voltage from the wall outlet (120 V) by a
factor of 20 to 6 volts rms. The voltage across
the load resistor still has positive and negative
values.
16Putting a single diode in the circuit eliminates
the negative- going voltages, but is inefficient
because of that, and the output voltage is not a
steady value as a function of time.
17Using four diodes connected as shown produces
only positive-going voltages (more efficient) but
the voltage is not steady it has very large
ripple.
18To see how the four-diode (full-wave rectifier)
works, look first at the voltage polarity across
the load resistor. When the top of the
transformer secondary is positive, the two
diodes shown are forward biased and the current
is downward through the load resistor. When the
top of the transformer is negative with respect
to the bottom, these two diodes
are reverse-biased and pass no current.
19When the top terminal of the transformer is
negative, the other two diodes are forward-biased
and pass current through the load resistor from
top to bottom, filling in the missing parts of
the output waveform.
20The output can be filtered by adding a capacitor
across the load resistor, reducing the ripple
significantly. The time constant RLC needs to be
large compared with the period of the AC part of
the output waveform. What is the frequency of
that AC part? And what is its period?
21To get a really steady voltage out we can add an
integrated circuit regulator to the circuit.
22A Bit About Semiconductor Device Fabrication
How are semiconductor devices such as diodes,
field- effect transistors and integrated
circuits made?
23Modern Field Effect Transistor (FET)
- An electric field is applied normal to the
surface of the semiconductor (by applying a
voltage to an overlying gate electrode), to
modulate the conductance of the semiconductor - Modulate drift current flowing between 2 contacts
(source and drain) by varying the voltage on
the gate electrode - Metal-oxide-semiconductor
- (MOS) FET
24Si Substrates (Wafers)
Crystals are grown from a melt in boules
(cylinders) with specified dopant concentrations.
They are ground perfectly round and oriented (a
flat or notch is ground along the boule) and
then sliced like baloney into wafers. The wafers
are then polished.
300 mm
notch indicates crystal orientation
Typical wafer cost 50 Sizes 150 mm, 200 mm,
300 mm diameter
25The goal is to allow dopant atoms to diffuse into
well-defined regions of the wafer to make p-type
and n-type semiconductors there.
Silicon dioxide is grown on the silicon wafer and
then suitable holes are etched through the oxide
to let dopant atoms enter and make p- or n-type
silicon
Silicon wafer, 100 mm thick
Thermal oxidation grows SiO2 on Si, but it
consumes Si, so the wafer gets thinner. Suppose
we grow 1 mm of oxide
26Thermal Oxidation of Silicon (like rust on iron)
or
dry oxidation
wet oxidation
- Temperature range
- 700oC to 1100oC
- Process
- O2 or H2O diffuses through SiO2 and reacts with
Si at the interface to form more SiO2 - 1 mm of SiO2 formed consumes 0.5 mm of Si
27Patterning the Layers
Planar processing consists of a sequence of
additive and subtractive steps with lateral
patterning
- Lithography refers to the process of transferring
a pattern - to the surface of the wafer
- Equipment, materials, and processes needed
- A mask (for each layer to be patterned) with the
desired pattern - A light-sensitive material (called photoresist)
covering the wafer so as to receive the pattern - A light source and method of projecting the image
of the mask onto the photoresist (printer or
projection stepper or projection scanner) - A method of developing the photoresist, that is
selectively removing it from the regions where it
was exposed
28The Photo-Lithographic Process
optical
mask
oxidation
photoresist exposure
photoresist coating
photoresist
removal (ashing)
photoresist develop
acid etch
process
spin, rinse, dry
step
29Photoresist Exposure
- A glass mask with a black/clear pattern is used
to expose a wafer coated with 1 ?m thick
photoresist
UV light
Mask
Lens
Mask image is demagnified by nX
photoresist
Si wafer
10X stepper 4X stepper 1X stepper
Areas exposed to UV light are susceptible to
chemical removal
30The resist is exposed in the ranges 0 lt x lt 2 ?m
3 lt x lt 5 ?m
The resist will dissolve in high pH solutions
wherever it was exposed
31IC Fabrication the final steps
- After apertures have been chemically or plasma
etched in the - protective SiO2 coating, the wafer can be put in
a heated - chemical-vapor-deposition (CVD) chamber where
dopant atoms - diffuse into the silicon, making defined regions
either p-type or n-type. - These steps are repeated many times with
different optical - masks and dopants, eventually forming diodes,
field-effect - transistors, resistors and capacitors.
- Finally conductive coatings of aluminum or other
materials - are deposited and patterned to connect up the
devices that were - formed.
- Then the wafer is cut with a diamond saw into
die measuring from - a few mm2 to a cm2 in area. The die are then put
into packages, - fine wires are attached, and the devices are
ready for test and use.