Title: HIGH-SPEED VLSI TESTING WITH SLOW TEST EQUIPMENT
1HIGH-SPEED VLSI TESTING WITH SLOW TEST EQUIPMENT
- Available automatic test equipment (ATE) speed is
100-200MHz VLSI chip speed is 0.5-1GHz. - Expensive to replace the existing ATE. Besides,
chip speed remains an advancing target. - Existing delay test solutions insert hardware
into chip - Scan method has limited path activation
capability - Built-in self-test (BIST) uses random vectors
that often activate non-functional paths - Problem Develop a delay test method for slow
ATEs that will give similar path coverage as
obtained with an at-speed ATE - Add no test hardware to chip
- Test only functional paths
June 10, 2001
1
High-speed test
2A NEW METHOD
- Given a vector-set with specific at-speed PDF
coverage, the ATE repeats the slow-speed test N
times, where N is the ratio of chip-speed to the
ATE-speed. - In each slow-speed vector application
- Flip-flops are clocked at the rated high-speed
- Output monitoring instant is advanced by an
additional interval that equals rated high-speed
clock period - Test application time N 2 x (test time of
at-speed ATE)
Slow vector application, N4
Slow output monitoring repeated N times
PI
Sequential circuit under test (gates
and flip-flops)
PO
Appln. 1
Vector i
i1
CK
Appln. 2
Appln. 3
Rated-clock generated by pin-multiplexing
Appln. 4
June 10, 2001
2
High-speed test
3SOME RESULTS OF NEW METHOD
1. Simulated Benchmark circuits (ISCAS89)
S510 5,000 random vectors S5378 5,000
random vectors
50
At-speed ATE
Slow ATE
40
Slow ATE (N2, 3, 4) gives the same path
coverage as at-speed ATE (N1).
30
Path delay fault Coverage ()
20
10
1
2
3
4
ATE slowdown factor (N)
2. A 4MHz off-the-shelf chip tested on Agilent
82000 ATE
Some tested paths are longer than those tested
by at-speed test.
June 10, 2001
3
High-sped test